Register 83: Floating-Point Default Status Control (FPDSC), offset 0xF3C
The
FPDSC
register holds the default values for the
Floating-Point Status Control (FPSC)
register.
Floating-Point Default Status Control (FPDSC)
Base 0xE000.E000
Offset 0xF3C
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RMODE
FZ
DN
AHP
reserved
RO
RO
RO
RO
RO
RO
RW
RW
RW
RW
RW
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
-
-
-
-
-
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x00
RO
reserved
31:27
AHP Bit Default
This bit holds the default value for the
AHP
bit in the
FPSC
register.
-
RW
AHP
26
DN Bit Default
This bit holds the default value for the
DN
bit in the
FPSC
register.
-
RW
DN
25
FZ Bit Default
This bit holds the default value for the
FZ
bit in the
FPSC
register.
-
RW
FZ
24
RMODE Bit Default
This bit holds the default value for the
RMODE
bit field in the
FPSC
register.
Description
Value
Round to Nearest (RN) mode
0x0
Round towards Plus Infinity (RP) mode
0x1
Round towards Minus Infinity (RM) mode
0x2
Round towards Zero (RZ) mode
0x3
-
RW
RMODE
23:22
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x00
RO
reserved
21:0
June 18, 2014
206
Texas Instruments-Production Data
Cortex-M4 Peripherals