Description
Reset
Type
Name
Bit/Field
Rounding Mode
The specified rounding mode is used by almost all floating-point
instructions.
The
RMODE
bit in the
FPDSC
register holds the default value for this bit.
Description
Value
Round to Nearest (RN) mode
0x0
Round towards Plus Infinity (RP) mode
0x1
Round towards Minus Infinity (RM) mode
0x2
Round towards Zero (RZ) mode
0x3
-
RW
RMODE
23:22
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
21:8
Input Denormal Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
IDC
7
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
6:5
Inexact Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
IXC
4
Underflow Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
UFC
3
Overflow Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
OFC
2
Division by Zero Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
DZC
1
Invalid Operation Cumulative Exception
When set, indicates this exception has occurred since 0 was last written
to this bit.
-
RW
IOC
0
June 18, 2014
102
Texas Instruments-Production Data
The Cortex-M4F Processor