Register 14: Ethernet MAC Address 0 High (EMACADDR0H), offset 0x040
The
Ethernet MAC Address 0 High (EMACADDR0H)
register holds the upper 16 bits of the first
6-byte MAC address of the station. The first (Destination Address) DA byte that is received on the
MII interface corresponds to the least significant byte (Bits [7:0]) of the
MAC Address 0 Low Register
(EMACADDR0L)
register. For example, if 0x112233445566 is received (0x11 in lane 0 of the first
column) on the MII as the destination address, then the
EMAC Address 0 (EMACADDR0x)
register
[47:0] is compared with 0x665544332211.
Ethernet MAC Address 0 High (EMACADDR0H)
Base 0x400E.C000
Offset 0x040
Type RW, reset 0x8000.FFFF
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
AE
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ADDRHI
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Reset
Description
Reset
Type
Name
Bit/Field
Address Enable
This register is always valid, so this bit is set always set to 1.
1
RO
AE
31
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
30:16
MAC Address0 [47:32]
This field contains the upper 16 bits (47:32) of the first 6-byte MAC
address. The MAC uses this field for filtering the received frames and
inserting the MAC address in the Transmit Flow Control (PAUSE)
Frames.
0xFFFF
RW
ADDRHI
15:0
June 18, 2014
1500
Texas Instruments-Production Data
Ethernet Controller