Register 12: CAN IF1 Mask 1 (CANIF1MSK1), offset 0x028
Register 13: CAN IF2 Mask 1 (CANIF2MSK1), offset 0x088
The mask information provided in this register accompanies the data (
CANIFnDAn
), arbitration
information (
CANIFnARBn
), and control information (
CANIFnMCTL
) to the message object in the
message RAM. The mask is used with the
ID
bit in the
CANIFnARBn
register for acceptance
filtering. Additional mask information is contained in the
CANIFnMSK2
register.
CAN IFn Mask 1 (CANIFnMSK1)
CAN0 base: 0x4004.0000
CAN1 base: 0x4004.1000
Offset 0x028
Type RW, reset 0x0000.FFFF
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MSK
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000
RO
reserved
31:16
Identifier Mask
When using a 29-bit identifier, these bits are used for bits [15:0] of the
ID. The
MSK
field in the
CANIFnMSK2
register are used for bits [28:16]
of the ID. When using an 11-bit identifier, these bits are ignored.
Description
Value
The corresponding identifier field (
ID
) in the message
object cannot inhibit the match in acceptance filtering.
0
The corresponding identifier field (
ID
) is used for
acceptance filtering.
1
0xFFFF
RW
MSK
15:0
1393
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller