Register 1: ADC Active Sample Sequencer (ADCACTSS), offset 0x000
This register controls the activation of the sample sequencers. Each sample sequencer can be
enabled or disabled independently.
ADC Active Sample Sequencer (ADCACTSS)
ADC0 base: 0x4003.8000
ADC1 base: 0x4003.9000
Offset 0x000
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
BUSY
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ASEN0
ASEN1
ASEN2
ASEN3
reserved
ADEN0
ADEN1
ADEN2
ADEN3
reserved
RW
RW
RW
RW
RO
RO
RO
RO
RW
RW
RW
RW
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:17
ADC Busy
Description
Value
ADC is idle
0
ADC is busy
1
Note:
In order to use the
BUSY
bit, the
ADC Event Multiplexer
Select (ADCEMUX)
register must be programmed such that
no trigger is selected (bit field encoding is 0xE). The NEVER
encoding in the
ADCEMUX
register allows the ADC to safely
be put in Deep-Sleep mode.
0
RO
BUSY
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15:12
ADC SS3 DMA Enable
Description
Value
DMA for Sample Sequencer 3 is disabled.
0
DMA for Sample Sequencer 3 is enabled.
1
0
RW
ADEN3
11
ADC SS2 DMA Enable
Description
Value
DMA for Sample Sequencer 2 is disabled.
0
DMA for Sample Sequencer 2 is enabled.
1
0
RW
ADEN2
10
1077
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller