Register 12: GPTM Timer A Match (GPTMTAMATCHR), offset 0x030
This register is loaded with a match value. Interrupts can be generated when the timer value is equal
to the value in this register in one-shot or periodic mode.
In Edge-Count mode, this register along with
GPTMTAILR
, determines how many edge events are
counted. The total number of edge events counted is equal to the value in
GPTMTAILR
minus this
value. Note that in edge-count mode, when executing an up-count, the value of
GPTMTnPR
and
GPTMTnILR
must be greater than the value of
GPTMTnPMR
and
GPTMTnMATCHR
.
In PWM mode, this value along with
GPTMTAILR
, determines the duty cycle of the output PWM
signal.
When a 16/32-bit GPTM is configured to one of the 32-bit modes,
GPTMTAMATCHR
appears as
a 32-bit register (the upper 16-bits correspond to the contents of the
GPTM Timer B Match
(GPTMTBMATCHR)
register). In a 16-bit mode, the upper 16 bits of this register read as 0s and
have no effect on the state of
GPTMTBMATCHR
.
GPTM Timer A Match (GPTMTAMATCHR)
16/32-bit Timer 0 base: 0x4003.0000
16/32-bit Timer 1 base: 0x4003.1000
16/32-bit Timer 2 base: 0x4003.2000
16/32-bit Timer 3 base: 0x4003.3000
16/32-bit Timer 4 base: 0x4003.4000
16/32-bit Timer 5 base: 0x4003.5000
16/32-bit Timer 6 base: 0x400E.0000
16/32-bit Timer 7 base: 0x400E.1000
Offset 0x030
Type RW, reset 0xFFFF.FFFF
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
TAMR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
TAMR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Reset
Description
Reset
Type
Name
Bit/Field
GPTM Timer A Match Register
This value is compared to the
GPTMTAR
register to determine match
events.
0xFFFF.FFFF
RW
TAMR
31:0
June 18, 2014
1006
Texas Instruments-Production Data
General-Purpose Timers