Description
Reset
Type
Name
Bit/Field
GPTM Timer B Interval Load Write
Description
Value
Update the
GPTMTBR
and
GPTMTBV
registers with the value
in the
GPTMTBILR
register on the next cycle. Also update the
GPTMTBPS
register with the value in the
GPTMTBPR
register
on the next cycle.
0
Update the
GPTMTBR
and
GPTMTBV
registers with the value
in the
GPTMTBILR
register on the next timeout. Also update
the
GPTMTBPS
register with the value in the
GPTMTBPR
register on the next timeout.
1
Note the state of this bit has no effect when counting up.
The bit descriptions above apply if the timer is enabled and running. If
the timer is disabled (
TBEN
is clear) when this bit is set,
GPTMTBR,
GPTMTBV
and are updated when the timer is enabled. If the timer is
stalled (
TBSTALL
is set),
GPTMTBR
and
GPTMTBPS
are updated
according to the configuration of this bit.
0
RW
TBILD
8
GPTM Timer B Snap-Shot Mode
Description
Value
Snap-shot mode is disabled.
0
If Timer B is configured in the periodic mode, the actual
free-running value of Timer B is loaded at the time-out event
into the
GPTM Timer B (GPTMTBR)
register. If the timer
prescaler is used, the prescaler snapshot is loaded into the
GPTM Timer B (GPTMTBPR).
1
0
RW
TBSNAPS
7
GPTM Timer B Wait-on-Trigger
Description
Value
Timer B begins counting as soon as it is enabled.
0
If Timer B is enabled (
TBEN
is set in the
GPTMCTL
register),
Timer B does not begin counting until it receives a trigger from
the timer in the previous position in the daisy chain, see . This
function is valid for one-shot, periodic, and PWM modes.
1
0
RW
TBWOT
6
GPTM Timer B Match Interrupt Enable
Description
Value
The match interrupt is disabled for match events. Additionally,
triggers to the DMA and ADC on match events are prevented.
0
An interrupt is generated when the match value in the
GPTMTBMATCHR
register is reached in the one-shot and
periodic modes.
1
Note:
Clearing the
TBMIE
bit in the
GPTMTBMR
register
prevents assertion of µDMA or ADC requests
generated on a match event. Even if the
TBTODMAEN
bit is set in the
GPTMDMAEV
register or the
TBTOADCEN
bit is set in the
GPTMADCEV
register,
a µDMA or ADC match trigger is not sent to the µDMA
or ADC, respectively, when the
TBMIE
bit is clear.
0
RW
TBMIE
5
June 18, 2014
984
Texas Instruments-Production Data
General-Purpose Timers