Register 68: Watchdog Timer Software Reset (SRWD), offset 0x500
The
SRWD
register provides software the capability to reset the available watchdog modules.
A peripheral is reset by software using a simple two-step process:
1.
Software sets a bit (or bits) in the
SRWD
register. While the
SRWD
bit is 1, the peripheral is
held in reset.
2.
Software completes the reset process by clearing the
SRWD
bit.
There may be latency from the clearing of the
SRWD
bit to when the peripheral is ready for use.
Software should check the corresponding
PRWD
bit to verify that the Watchdog Timer Module
registers are ready to be accessed.
Important:
This register should be used to reset the watchdog modules.
Watchdog Timer Software Reset (SRWD)
Base 0x400F.E000
Offset 0x500
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R0
R1
reserved
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:2
Watchdog Timer 1 Software Reset
Description
Value
Watchdog module 1 is not reset.
0
Watchdog module 1 is reset.
1
0
RW
R1
1
Watchdog Timer 0 Software Reset
Description
Value
Watchdog module 0 is not reset.
0
Watchdog module 0 is reset.
1
0
RW
R0
0
June 18, 2014
354
Texas Instruments-Production Data
System Control