Register 45: Ethernet MAC Target Time Seconds (EMACTARGSEC), offset
0x71C
The
MAC Target Time Seconds (EMACTARGSEC)
register, along with the
MAC Target Time
Nanoseconds (EMACTARGNANO)
register, is used to schedule an interrupt event.
Ethernet MAC Target Time Seconds (EMACTARGSEC)
Base 0x400E.C000
Offset 0x71C
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
TSTR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
TSTR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Target Time Seconds Register
This register stores the time in seconds. When the timestamp value
matches or exceeds both the
MAC Target Time Seconds
(EMACTARGSEC)
and
MAC Target Time Nanoseconds
(EMACTARGNANO)
registers, then based on the
TRGMODS0
bit field
in the
MAC PPS Control (EMACPPSCTRL)
, the MAC starts or stops
the PPS signal output and generates an interrupt (if enabled).
0x0
RW
TSTR
31:0
June 18, 2014
1544
Texas Instruments-Production Data
Ethernet Controller