parentheses is the encoding that must be programmed into the
PMCn
field in the
GPIO Port Control
(GPIOPCTL)
register (page 787) to assign the QSSI signal to the specified GPIO port pin. For more
information on configuring GPIOs, see “General-Purpose Input/Outputs (GPIOs)” on page 742. Note
that for the QSSI module, when operating in Legacy Mode,
SSInXDAT0
functions as
SSInTX
and
SSInXDAT1
functions as
SSInRX
.
Table 17-1. SSI Signals (128TQFP)
Description
Buffer Type
Pin Type
Pin Mux / Pin
Assignment
Pin Number
Pin Name
SSI module 0 clock
TTL
I/O
PA2 (15)
35
SSI0Clk
SSI module 0 frame signal
TTL
I/O
PA3 (15)
36
SSI0Fss
SSI Module 0 Bi-directional Data Pin 0 (
SSI0TX
in
Legacy SSI Mode).
TTL
I/O
PA4 (15)
37
SSI0XDAT0
SSI Module 0 Bi-directional Data Pin 1 (
SSI0RX
in
Legacy SSI Mode).
TTL
I/O
PA5 (15)
38
SSI0XDAT1
SSI Module 0 Bi-directional Data Pin 2.
TTL
I/O
PA6 (13)
40
SSI0XDAT2
SSI Module 0 Bi-directional Data Pin 3.
TTL
I/O
PA7 (13)
41
SSI0XDAT3
SSI module 1 clock.
TTL
I/O
PB5 (15)
120
SSI1Clk
SSI module 1 frame signal.
TTL
I/O
PB4 (15)
121
SSI1Fss
SSI Module 1 Bi-directional Data Pin 0 (
SSI1TX
in
Legacy SSI Mode).
TTL
I/O
PE4 (15)
123
SSI1XDAT0
SSI Module 1 Bi-directional Data Pin 1 (
SSI1RX
in
Legacy SSI Mode).
TTL
I/O
PE5 (15)
124
SSI1XDAT1
SSI Module 1 Bi-directional Data Pin 2.
TTL
I/O
PD4 (15)
125
SSI1XDAT2
SSI Module 1 Bi-directional Data Pin 3.
TTL
I/O
PD5 (15)
126
SSI1XDAT3
SSI module 2 clock.
TTL
I/O
PD3 (15)
4
SSI2Clk
SSI module 2 frame signal.
TTL
I/O
PD2 (15)
3
SSI2Fss
SSI Module 2 Bi-directional Data Pin 0 (
SSI2TX
in
Legacy SSI Mode).
TTL
I/O
PD1 (15)
2
SSI2XDAT0
SSI Module 2 Bi-directional Data Pin 1 (
SSI2RX
in
Legacy SSI Mode).
TTL
I/O
PD0 (15)
1
SSI2XDAT1
SSI Module 2 Bi-directional Data Pin 2.
TTL
I/O
PD7 (15)
128
SSI2XDAT2
SSI Module 2 Bi-directional Data Pin 3.
TTL
I/O
PD6 (15)
127
SSI2XDAT3
SSI module 3 clock.
TTL
I/O
PQ0 (14)
PF3 (14)
5
45
SSI3Clk
SSI module 3 frame signal.
TTL
I/O
PQ1 (14)
PF2 (14)
6
44
SSI3Fss
SSI Module 3 Bi-directional Data Pin 0 (
SSI3TX
in
Legacy SSI Mode).
TTL
I/O
PQ2 (14)
PF1 (14)
11
43
SSI3XDAT0
SSI Module 3 Bi-directional Data Pin 1 (
SSI3RX
in
Legacy SSI Mode).
TTL
I/O
PQ3 (14)
PF0 (14)
27
42
SSI3XDAT1
SSI Module 3 Bi-directional Data Pin 2.
TTL
I/O
PF4 (14)
PP0 (15)
46
118
SSI3XDAT2
SSI Module 3 Bi-directional Data Pin 3.
TTL
I/O
PP1 (15)
119
SSI3XDAT3
17.3
Functional Description
The QSSI performs serial-to-parallel conversion on data received from a peripheral device. The
CPU accesses data, control, and status information. The transmit and receive paths are buffered
June 18, 2014
1228
Texas Instruments-Production Data
Quad Synchronous Serial Interface (QSSI)