Table 11-9. EPI Host-Bus 16 Signal Connections (continued)
HB16 Signal
(
MODE
=XFIFO)
HB16 Signal (
MODE
=ADNOMUX (Cont.
Read))
HB16 Signal (
MODE
=ADMUX)
BSEL
CSCFG
EPI Signal
FEMPTY
A10
A26
0
0x0
EPI0S26
BSEL0n
BSEL0n
1
A10
A26
0
0x1
BSEL0n
BSEL0n
1
A10
A26
0
0x2
BSEL1n
BSEL1n
1
CS0n
CS0n
X
0x3
-
A10
A26
0
0x4
BSEL1n
BSEL1n
1
-
A10
A26
0
0x5
BSEL1n
BSEL1n
1
-
CS0n
CS0n
0
0x6
1
FFULL
A11
A27
0
0x0
EPI0S27
BSEL1n
BSEL1n
1
A11
A27
0
0x1
BSEL1n
BSEL1n
1
CS1n
CS1n
X
0x2
CS1n
CS1n
X
0x3
-
CS0n
CS0n
X
0x4
-
CS1n
CS1n
X
0x5
-
CS1n
CS1n
X
0x6
RDn
RDn/OEn
RDn/OEn
X
X
EPI0S28
WRn
WRn
WRn
X
X
EPI0S29
-
ALE
ALE
X
0x0
EPI0S30
CSn
CSn
CSn
X
0x1
CS0n
CS0n
CS0n
X
0x2
-
ALE
ALE
X
0x3
-
ALE
ALE
X
0x4
-
CS0n
CS0n
X
0x5
-
ALE
ALE
X
0x6
Clock
d
Clock
d
Clock
d
X
X
EPI0S31
iRDY
iRDY
iRDY
X
X
EPI0S32
X
CS3n
CS3n
X
X
EPI0S33
X
CS2n
CS2n
X
X
EPI0S34
X
CRE
CRE
X
X
EPI0S35
a. "X" indicates the state of this field is a don't care.
b. In this mode, half-word accesses are used. A0 is the LSB of the address and is equivalent to the internal Cortex-M3 A1
address. This pin should be connected to A0 of 16-bit memories.
c. When an entry straddles several row, the signal configuration is the same for all rows.
d. The clock signal is not required for this mode.
835
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller