Register 59: System Control (SYSCTRL), offset 0xD10
Note:
This register can only be accessed from privileged mode.
The
SYSCTRL
register controls features of entry to and exit from low-power state.
System Control (SYSCTRL)
Base 0xE000.E000
Offset 0xD10
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
reserved
SLEEPEXIT
SLEEPDEEP
reserved
SEVONPEND
reserved
RO
RW
RW
RO
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.00
RO
reserved
31:5
Wake Up on Pending
Description
Value
Only enabled interrupts or events can wake up the processor;
disabled interrupts are excluded.
0
Enabled events and all interrupts, including disabled interrupts,
can wake up the processor.
1
When an event or interrupt enters the pending state, the event signal
wakes up the processor from
WFE
. If the processor is not waiting for an
event, the event is registered and affects the next
WFE
.
The processor also wakes up on execution of a
SEV
instruction or an
external event.
0
RW
SEVONPEND
4
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
3
Deep Sleep Enable
Description
Value
Use Sleep mode as the low power mode.
0
Use Deep-sleep mode as the low power mode.
1
0
RW
SLEEPDEEP
2
173
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller