Description
Reset
Type
Name
Bit/Field
TMPR1 Glitch Filtering
Description
Value
A trigger match level is ignored until the
TMPR1
signal is stable
for two hibernate clocks.
0
A trigger match level is ignored until the
TMPR1
signal is stable
for 3,071 Hibernate Clocks (93.7ms using 32.768 kHz).
1
0
RW
GFLTR1
11
TMPR1 Internal Weak Pull-up Enable
Description
Value
Pull-up disabled
0
Pull-up enabled
1
0
RW
PUEN1
10
TMPR1 Trigger Level
Description
Value
Trigger on level low
0
Trigger on level high
1
0
RW
LEV1
9
TMPR1Enable
Description
Value
Detect disabled
0
Detect enabled
1
0
RW
EN1
8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
7:4
TMPR0 Glitch Filtering
Description
Value
A trigger match level is ignored until the
TMPR0
signal is stable
for two hibernate clocks.
0
A trigger match level is ignored until the
TMPR0
signal is stable
for 3,071 Hibernate Clocks (93.7ms using 32.768 kHz).
1
0
RW
GFLTR0
3
TMPR0 Internal Weak Pull-up Enable
Description
Value
Pull-up disabled
0
Pull-up enabled
1
0
RW
PUEN0
2
593
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller