Description
Reset
Type
Name
Bit/Field
Write Complete/Capable Raw Interrupt Status
Description
Value
The
WRC
bit in the
HIBCTL
has not been set.
0
The
WRC
bit in the
HIBCTL
has been set.
1
This bit is cleared by writing a 1 to the
WC
bit in the
HIBIC
register.
0
RO
WC
4
External Wake-Up Raw Interrupt Status
Note that a wake signal source must be cleared by the application after
the interrupt has been registered.
Description
Value
The
WAKE
pin has not been asserted.
0
The
WAKE
pin has been asserted.
1
This bit is cleared by writing a 1 to the
EXTW
bit in the
HIBIC
register.
Note:
The
EXTW
bit is set if the
WAKE
pin is asserted in any mode
of operation (Run, Sleep, Deep Sleep) regardless of whether
the
PINWEN
bit is set in the
HIBCTL
register.
0
RO
EXTW
3
Low Battery Voltage Raw Interrupt Status
Description
Value
The battery voltage has not dropped below V
LOWBAT
.
0
The battery voltage dropped below V
LOWBAT
.
1
This bit is cleared by writing a 1 to the
LOWBAT
bit in the
HIBIC
register.
0
RO
LOWBAT
2
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
1
RTC Alert 0 Raw Interrupt Status
Description
Value
No match
0
If the RTC is enabled, t he value of the
HIBRTCC
register
matches the value in the
HIBRTCM0
register and the value of
the
RTCSSC
field matches the
RTCSSM
field in the
HIBRTCSS
register.
If the Calendar function is enabled, this interrupt status indicates
that one or more of the allowed fields in the
HIBCAL0/1
register
matches in the
HIBCALM0/1
register..
1
This bit is cleared by writing a 1 to the
RTCALT0
bit in the
HIBIC
register.
0
RO
RTCALT0
0
565
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller