Register 13: Alternate Clock Configuration (ALTCLKCFG), offset 0x138
The
ALTCLKCFG
register specifies the alternate clock source used by many of the peripherals.
Alternate Clock Configuration (ALTCLKCFG)
Base 0x400F.E000
Offset 0x138
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ALTCLK
reserved
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:4
Alternate Clock Source
This provides a clock source of numerous frequencies to the
general-purpose timer, SSI, and UART modules. Note that if the
Hibernation Real-time Clock Output is selected, the clock source must
also be enabled in the Hibernation module.
Description
Value
PIOSC
0x0
reserved
0x1-0x2
Hibernation Module Real-time clock output (RTCOSC)
0x3
Low-frequency internal oscillator (LFIOSC)
0x4
reserved
0x5-0x15
0x0
RW
ALTCLK
3:0
June 18, 2014
280
Texas Instruments-Production Data
System Control