Description
Reset
Type
Name
Bit/Field
Trigger for Counter=
PWMnCMPB
Up
Description
Value
No ADC trigger is output.
0
An ADC trigger pulse is output when the counter matches the
value in the
PWMnCMPB
register value while counting up.
1
0
RW
TRCMPBU
12
Trigger for Counter=
PWMnCMPA
Down
Description
Value
No ADC trigger is output.
0
An ADC trigger pulse is output when the counter matches the
value in the
PWMnCMPA
register value while counting down.
1
0
RW
TRCMPAD
11
Trigger for Counter=
PWMnCMPA
Up
Description
Value
No ADC trigger is output.
0
An ADC trigger pulse is output when the counter matches the
value in the
PWMnCMPA
register value while counting up.
1
0
RW
TRCMPAU
10
Trigger for Counter=
PWMnLOAD
Description
Value
No ADC trigger is output.
0
An ADC trigger pulse is output when the counter matches the
PWMnLOAD
register.
1
0
RW
TRCNTLOAD
9
Trigger for Counter=0
Description
Value
No ADC trigger is output.
0
An ADC trigger pulse is output when the counter is 0.
1
0
RW
TRCNTZERO
8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
7:6
Interrupt for Counter=
PWMnCMPB
Down
Description
Value
No interrupt.
0
A raw interrupt occurs when the counter matches the value in
the
PWMnCMPB
register value while counting down.
1
0
RW
INTCMPBD
5
June 18, 2014
1714
Texas Instruments-Production Data
Pulse Width Modulator (PWM)