Register 13: ADC Digital Comparator Interrupt Status and Clear (ADCDCISC),
offset 0x034
This register provides status and acknowledgement of digital comparator interrupts. One bit is
provided for each comparator.
ADC Digital Comparator Interrupt Status and Clear (ADCDCISC)
ADC0 base: 0x4003.8000
ADC1 base: 0x4003.9000
Offset 0x034
Type RW1C, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
DCINT0
DCINT1
DCINT2
DCINT3
DCINT4
DCINT5
DCINT6
DCINT7
reserved
RW1C
RW1C
RW1C
RW1C
RW1C
RW1C
RW1C
RW1C
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.00
RO
reserved
31:8
Digital Comparator 7 Interrupt Status and Clear
Description
Value
No interrupt.
0
Digital Comparator 7 has generated an interrupt.
1
This bit is cleared by writing a 1.
0
RW1C
DCINT7
7
Digital Comparator 6 Interrupt Status and Clear
Description
Value
No interrupt.
0
Digital Comparator 6 has generated an interrupt.
1
This bit is cleared by writing a 1.
0
RW1C
DCINT6
6
Digital Comparator 5 Interrupt Status and Clear
Description
Value
No interrupt.
0
Digital Comparator 5 has generated an interrupt.
1
This bit is cleared by writing a 1.
0
RW1C
DCINT5
5
June 18, 2014
1106
Texas Instruments-Production Data
Analog-to-Digital Converter (ADC)