Description
Reset
Type
Name
Bit/Field
GPIO Port L Power Control
The Pn bit encodings are not applicable if the corresponding bit in the
RCGCGPIO
,
SCGCGPIO
or
DCGCGPIO
register is clear.
Description
Value
GPIO Port L is not powered and does not receive a clock. In
this case, the module's state is not retained.
This configuration provides the lowest power consumption state.
0
GPIO Port L is powered, but does not receive a clock. In this
case, the module is inactive.
1
1
RW
P10
10
GPIO Port K Power Control
The Pn bit encodings are not applicable if the corresponding bit in the
RCGCGPIO
,
SCGCGPIO
or
DCGCGPIO
register is clear.
Description
Value
GPIO Port K is not powered and does not receive a clock. In
this case, the module's state is not retained.
This configuration provides the lowest power consumption state.
0
GPIO Port K is powered, but does not receive a clock. In this
case, the module is inactive.
1
1
RW
P9
9
GPIO Port J Power Control
The Pn bit encodings are not applicable if the corresponding bit in the
RCGCGPIO
,
SCGCGPIO
or
DCGCGPIO
register is clear.
Description
Value
GPIO Port J is not powered and does not receive a clock. In
this case, the module's state is not retained.
This configuration provides the lowest power consumption state.
0
GPIO Port J is powered, but does not receive a clock. In this
case, the module is inactive.
1
1
RW
P8
8
GPIO Port H Power Control
The Pn bit encodings are not applicable if the corresponding bit in the
RCGCGPIO
,
SCGCGPIO
or
DCGCGPIO
register is clear.
Description
Value
GPIO Port H is not powered and does not receive a clock. In
this case, the module's state is not retained.
This configuration provides the lowest power consumption state.
0
GPIO Port H is powered, but does not receive a clock. In this
case, the module is inactive.
1
1
RW
P7
7
June 18, 2014
458
Texas Instruments-Production Data
System Control