Register 170: Synchronous Serial Interface Peripheral Ready (PRSSI), offset
0xA1C
The
PRSSI
register indicates whether the SSI modules are ready to be accessed by software
following a change in status of power, Run mode clocking, or reset. A power change is initiated if
the corresponding
PCSSI
bit is changed from 0 to 1. A Run mode clocking change is initiated if the
corresponding
RCGCSSI
bit is changed. A reset change is initiated if the corresponding
SRSSI
bit
is changed from 0 to 1.
The
PRSSI
bit is cleared on any of the above events and is not set again until the module is
completely powered, enabled, and internally reset.
Synchronous Serial Interface Peripheral Ready (PRSSI)
Base 0x400F.E000
Offset 0xA1C
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R0
R1
R2
R3
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:4
SSI Module 3 Peripheral Ready
Description
Value
SSI module 3 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0
SSI module 3 is ready for access.
1
0
RO
R3
3
SSI Module 2 Peripheral Ready
Description
Value
SSI module 2 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0
SSI module 2 is ready for access.
1
0
RO
R2
2
SSI Module 1 Peripheral Ready
Description
Value
SSI module 1 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0
SSI module 1 is ready for access.
1
0
RO
R1
1
507
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller