Register 22: DMA Channel Map Select 0 (DMACHMAP0), offset 0x510
Each 4-bit field of the
DMACHMAP0
register configures the μDMA channel assignment as specified
Note:
To support legacy software which uses the
DMA Channel Assignment (DMACHASGN)
register, a value of 0x0 is equivalent to a
DMACHASGN
bit being clear, and a value of 0x1
is equivalent to a
DMACHASGN
bit being set.
DMA Channel Map Select 0 (DMACHMAP0)
Base 0x400F.F000
Offset 0x510
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
CH4SEL
CH5SEL
CH6SEL
CH7SEL
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
CH0SEL
CH1SEL
CH2SEL
CH3SEL
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
μDMA Channel 7 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH7SEL
31:28
μDMA Channel 6 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH6SEL
27:24
μDMA Channel 5 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH5SEL
23:20
μDMA Channel 4 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH4SEL
19:16
μDMA Channel 3 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH3SEL
15:12
μDMA Channel 2 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH2SEL
11:8
μDMA Channel 1 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH1SEL
7:4
μDMA Channel 0 Source Select
See Table 9-1 on page 680 for channel assignments.
0x00
RW
CH0SEL
3:0
729
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller