TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-164
V1.1, 2011-05
GPTA
®
v5, V1.14
Bit Protection
Bits with bit protection (this is valid, for example, for all bits in the Service Request State
Registers) are not changed during a read-modify-write instruction, for example when
OTMCRg
On-Chip Trigger and
Gating Signal
Multiplexer Control
Register of Group g
(g = 0-1)
not
directly
address
-able;
see
n.a.
n.a.
3
OMCRLg
Output Multiplexer
Control Register for
Lower Half of Group g
(g = 0-13)
n.a.
n.a.
3
OMCRHg
Output Multiplexer
Control Register for
Upper Half of Group g
(g = 0-13)
n.a.
n.a.
3
GIMCRLg
Input Multiplexer
Control Register for
Lower Half of GTC
Group g (g = 0-3)
n.a.
n.a.
3
GIMCRHg
Input Multiplexer
Control Register for
Lower Half of GTC
Group g (g = 0-3)
n.a.
n.a.
3
LIMCRLg
Input Multiplexer
Control Register for
Upper Half of LTC
Group g (g = 0-7)
not
directly
address
-able;
see
n.a.
n.a.
3
LIMCRLg
Input Multiplexer
Control Register for
Upper Half of LTC
Group g (g = 0-7)
n.a.
n.a.
3
1) The absolute register address is calculated as follows:
Unit Base A Offset Address (shown in this column)
2) Only implemented in GPTA0 kernel.
Table 21-19 Registers Overview - GPTA0 Kernel Registers
(cont’d)
Register
Short
Name
Register Long Name
Offset
Addr.
1)
Access Mode
Reset
Class
Description
see
Read
Write
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...