TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-31
V1.1, 2011-05
GPTA
®
v5, V1.14
Figure 21-18 Block Diagram of Digital PLL Cell
PLL Interrupt Control
The PLL cell is able to generate a service request output signal PLLSR. This signal is
controlled as shown in
. When the service request condition PLLCNT = 0
occurs, the service request flag is always set. The service request output PLLSR is
activated only if it is enabled by the enable bit PLLCTR.REN. Additional information
about service request and interrupt handling are given in section
Figure 21-19 PLL Service Request Generation
MCB05927
Input
MUX
16
MTI (Microtick Value)
PLLMTI
CNT (Microtick Counter)
PLLCNT
REV (Reload Value)
PLLREV
STP (Step Value)
PLLSTP 2-Complement
MUX
DTR (Delta Value)
PLLDTR
Sign Bit
ADD
Unit
PLL Signal
Uncompensated PLL Signal
Service Request
PLL
Control
Logic
REN
PLLCTR
MUX
&
Load
2
24
16
24
DCM0
DCM1
DCM2
DCM3
MCA05928
REN
PLLCTR
PLL
PLL
PLL
SRSS0 (read)
SRSR0 (read)
Set
PLLSR
PLLCNT = 0
Set
Reset
SRSS0 (write)
SRSC0 (write)
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...