TC1784
CPU Subsystem
User´s Manual
2-15
V1.1, 2011-05
CPU, V3.03
2.3.5.3
TriCore 1.3 Compatibility
In order to allow code written for existing TriCore 1.3 based devices to be utilised without
modification, a compatibility mode is included for both the program and data side
memory integrity error handling. This compatibility mode is enabled by setting the
COMPAT.PIE/DIE bit(s) to one.
When the COMPAT.PIE/DIE bit is set, the memory integrity error handling is modified.
Memory integrity errors are never flagged directly to the TriCore 1.3.1 core, such that:
•
PIE/DIE traps are not generated
•
LMB bus errors are not generated for SPRAM/LDRAM accesses
•
The CCPIE_R/CCDIE_R counters are not updated
When COMPAT.PIE/DIE is set along with the corresponding MIECON bit(s), any
memory integrity error detected results in an error being flagged to the SCU module to
optionally generate an NMI trap back to the core.
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...