![Infineon Technologies TC1784 Скачать руководство пользователя страница 897](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446897.webp)
TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-79
V1.1, 2011-05
DMA, V3.03
11.3.3
Move Engine Registers
The Move Engine Status Register is a read-only register that holds status information
about the transaction handled by the Move Engines.
CWRP1n
(n = 0-7)
24+n
w
Clear Wrap Buffer Interrupt for DMA Channel 1n
These bits make it possible to reset the wrap source
buffer interrupt flag WRPSR.WRPS1n and the wrap
destination buffer interrupt flag WRPSR.WRPD1n
(both together) of DMA channel 1n by software.
0
B
No action.
1
B
Bits WRPSR.WRPS1n and WRPSR.WRPD1n
are reset.
DMA_MESR
DMA Move Engine Status Register
(030
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RBTLMB
ME1
WS
CH1
ME1
RS
RBTFPI
ME0
WS
CH0
ME0
RS
rh
rh
rh
rh
rh
rh
rh
rh
Field
Bits
Type Description
ME0RS
0
rh
Move Engine 0 Read Status
0
B
Move Engine 0 is not performing a read.
1
B
Move Engine 0 is performing a read.
CH0
[3:1]
rh
Reading Channel in Move Engine 0
This bit field indicates which channel number is
currently being processed by the Move Engine 0.
ME0WS
4
rh
Move Engine 0 Write Status
0
B
Move Engine 0 is not performing a write.
1
B
Move Engine 0 is performing a write.
Field
Bits
Type Description
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...