TC1784
Micro Second Channel (MSC)
User´s Manual
18-32
V1.1, 2011-05
MSC, V1.40
18.1.5.1 Data Frame Interrupt
A data frame interrupt can be generated when either the first or the last data bit of the
downstream channel is shifted out and becomes available at the SO output line (see also
). Bit ICR.EDIEI selects which case is selected.
Note: If ICR.EDIE = 10
B
, an interrupt at the first data bit is only generated if DSC.NDBL
is not equal 00000
B
. This means, at least one SRL bit must be shifted out for the
first data bit shifted interrupt to become active.
Figure 18-23 Data Frame Interrupt Control
18.1.5.2 Command Frame Interrupt
A command frame interrupt can be generated at the end of a downstream channel
command frame (see also
Figure 18-24 Command Frame Interrupt Control
ISC
SDEDI
CDEDI
Software
Clear
Software
Set
EDIE = 00, 11
Hardware
Set
EDIE
ICR
First data bit shifted
Last data bit shifted
01
10
≥
1
MCA06249_mod
DEDI
ISR
Data Frame
Interrupt
(to Int. Comp.)
EDI
Set
2
End of a command
frame detected
ISC
SDECI
CDECI
Software
Clear
Software
Set
Hardware
Set
MCA06250_mod
ECIE
ICR
Command
Frame Interrupt
(to Int. Comp.)
ECI
DECI
ISR
Set
≥
1
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...