TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-83
V1.1, 2011-05
ADC, V1.3
23.2.14.2 Input Class Registers
The input class registers contain bits to control the sample time and the resolution for
each input class.
The input class register 0 defines the settings for the input class 0, etc.
INPCRx (x = 0 - 3)
Input Class Register x
(050
H
+ x * 4)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
DW
STC
r
rw
rw
Field
Bits
Type Description
STC
[7:0]
rw
Sample Time Control
This bit field defines the additional length of the
sample phase, given in analog clock cycles f
ADCI
.
A minimum sample phase of 2 analog clock cycles is
extended by the programmed value.
sample phase length = (2 + STC) / f
ADCI
DW
[9:8]
rw
Data Width
This bit field defines how many bits are converted for
the result. The MSBs of conversion results with
different DW settings are left aligned in the result bit
fields. Bit positions that are not converted are 0.
00
B
The result is 10 bits wide.
01
B
The result is 12 bits wide.
10
B
The result is 8 bits wide.
11
B
reserved
0
[31:10]
r
Reserved
Read as 0; should be written with 0.
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...