TC1784
Synchronous Serial Interface (SSC)
User´s Manual
17-10
V1.1, 2011-05
SSC, V1.5
Figure 17-5 SSC Half-Duplex Configuration
17.1.2.4 Continuous Transfers
When the transmit interrupt request flag is set, it indicates that the Transmit Buffer (TB)
is empty and is ready to be loaded with the next transmit data. If the TB has been
reloaded by the time the current transmission is finished, the data is immediately
transferred to the shift register and the next transmission can start without any additional
delay (according to the selected SLSO timings). On the data line, there is no gap
between the two successive frames if no delays are selected. For example, two byte
transfers would look the same as one word transfer. This feature can be used to interface
with devices that can operate with (or require more than) 16 data bits per transfer. It is
just a matter for software how long a total data frame length can be. This option can also
be used, e.g., to interface to byte-wide and word-wide devices on the same serial bus.
Note: This option can only happen in multiples of the selected basic data width, because
it would require disabling/enabling of the SSC to reprogram the basic data width
on-the-fly.
MTSR
MRST
CLK
Clock
MTSR
MRST
CLK
Clock
MTSR
MRST
CLK
Clock
MCA06217
Shift Register
Device #2
Slave
Shift Register
Device #1
Master
Shift Register
Device #3
Slave
Common
Transmit/
Receive
Line
Clock
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...