TC1784
CPU Subsystem
User´s Manual
2-76
V1.1, 2011-05
CPU, V3.03
2.14.6
PMI Registers
Three control registers are implemented in the Program Memory Interface. These
registers and their bits are described in this section.
Figure 13
PMI Registers
Table 19
PMI Registers
Short Name
Description
Offset
Address
Access Mode Reset
Read Write
PMI_ID
PMI Identification Register
FD08
H
U, SV,
32
SV,
32
Class 3 Reset
000B C0XX
H
PMI_CON0
PMI Control Register 0
FD10
H
U, SV,
32
SV,
32
Class 3 Reset
0000 0002
H
PMI_CON1
PMI Control Register 1
FD14
H
U, SV,
32
SV,
32
Class 3 Reset
0000 0000
H
PMI_CON2
PMI Control Register 2
FD18
H
U, SV,
32
SV, E,
32
Class 3 Reset
0280 0284
H
PMI_STR
PMI Synchronous Trap
Register
FD20
H
U, SV,
32
SV,
32
Class 3 Reset
0000 0000
H
MCA06079-1
PMI Control
Registers
PMI_CON0
PMI_CON1
PMI_STR
PMI_CON2
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...