TC1784
CPU Subsystem
User´s Manual
2-69
V1.1, 2011-05
CPU, V3.03
For JLI, JEQ.A, JNE.A JNZ.A, JZ.A Instructions:
2.13.2.3 Load Instruction Timing
Load instructions can produce two results if they use the pre-increment, post-increment,
circular or bit-reverse addressing modes. Hence, in those cases there are two latencies
that must be specified, the result latency for the value loaded from memory and the
address latency for using the updated address register result.
•
Each instruction is single issued.
•
The memory references is naturally aligned.
•
The memory accessed takes a single cycle to return a data item.
•
Timing is best case; no cache misses, no pending stores.
Flow Latency
Repeat Rate
Correctly predicted, not taken
1
1
Correctly predicted, taken
2
2
Wrongly predicted
3
2
Table 16
Load Instruction Timing
Instruction Address
Latency
Result
Latency
Repeat
Rate
Instruction Address
Latency
Result
Latency
Repeat
Rate
Load Instructions
LD.A
1
2
1
LD.Q
1
1
1
LD.B
1
1
1
LD.W
1
1
1
LD.BU
1
1
1
LDLCX
4
4
4
LD.D
1
1
1
LDUCX
4
4
4
LD.DA
1
2
1
SWAP.W
2
2
2
LD.H
1
1
1
LEA
1)
1) The addressing mode returning an updated address is not relevant for this instruction.
–
1
1
LD.HU
1
1
1
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...