TC1784
System Control Unit (SCU)
User´s Manual
3-65
V1.1, 2011-05
32-bit SCU, V1.18
3.2.6
Reset State Machine
There is one central Reset State Machine (RSM) controlling the reset generation for the
complete device beside the JTAG reset domain.
Note: The JTAG reset domain is controlled by the TRST pin.
The RSM is composed of a control block responsible for the operation flow, two counters
with a reload register, and a distribution logic that controls the generation of the three
dedicated resets.
Figure 3-18 Reset State Machine Block Diagram
3.2.7
Reset Counters (RSTCNTA and RSTCNTD)
There are two reset counters implemented. RSTCNTA is the reset counter that controls
the reset length for all non debug relevant resets (System Reset and Application Reset).
RSTCNTD is the reset counter that controls the reset length for the Debug Reset.
The reset counters can be used for the following purposes:
•
First to control the length of the internal resets.
RESET_STM_ITS
PORST
RSTCNTA
RSTCNTCON.
RELSA
CONTROL
DIST
FF
FF
system reset
application reset
reset
request
triggers
RSTCNTD
RSTCNTCON.
RELD
DIST
FF
debug reset
EEC reset
DIST
OCDS enable
FF
FF
power-on reset
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...