![Infineon Technologies TC1784 Скачать руководство пользователя страница 110](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446110.webp)
TC1784
CPU Subsystem
User´s Manual
2-20
V1.1, 2011-05
CPU, V3.03
Interrupt Control Register
The Interrupt Control Register (ICR) is an implementation-specific CFSR. Its Arbitration
Cycle Control implementation-specific details are defined in bits 24 to 26.
Note:
The non-shaded areas in the register description define the implementation-
specific bits/bit fields. The shaded areas are defined in the TriCore Architecture
Manual.
ICR
Interrupt Control Register
(F7E1 FE2C
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
C
ONE
CYC
CARBCYC
PIPN
r
rw
rw
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
IE
CCPN
r
rwh
rwh
Field
Bits
Type Description
CARBCYC
[25:24] rw
Number of Arbitration Cycles
CARBCYC controls the number of arbitration cycles
used to determine the request with the highest priority.
00
B
4 arbitration cycles (default)
01
B
3 arbitration cycles
10
B
2 arbitration cycles
11
B
1 arbitration cycles
CONECYC
26
rw
Number of Clocks per Arbitration Cycle Control
The CONECYC bit determines the number of system
clocks per arbitration cycle. This bit should be set to 1
only for system designs utilizing low system clock
frequencies.
0
B
2 clocks per arbitration cycle
1
B
1 clock per arbitration cycle
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...