TC1784
System Timer (STM)
User´s Manual
14-7
V1.1, 2011-05
STM, V1.41
generate compare match interrupts because the compare match interrupts are
automatically disabled after a STM reset operation (CMPxEN = 0). Therefore, before
enabling a compare match interrupt after a STM reset operation, the CMPxIR flags
should be cleared by software (writing register STM_ISSR with CMPxIRR set).
Otherwise, undesired compare match interrupt events are triggered. Details about DMA
connections of STMIR0 and STMIR1 are given in
14.3
STM Registers
This section describes the STM registers of the STM. The STM registers can be divided
into four types, as shown in
.
STM Registers Overview
Figure 14-4 STM Registers
In TC1784 all registers are readable is suspend mode. The complete and detailed
address map of the STM module with its registers is shown in
Table 14-2
Registers Address Space
Module
Base Address
End Address
Note
STM
F000 0200
H
F000 02FF
H
-
MCA06188_mod
STM_TIM0
Timer/Capture
Registers
STM_TIM1
STM_TIM2
STM_TIM3
STM_TIM4
STM_TIM5
STM_TIM6
STM_CAP
Compare
Registers
STM_CMP0
STM_CMP1
Interrupt
Registers
STM_ICR
STM_ISRR
STM_CMCON
Module Control
Register
STM_CLC
STM_SRC0
STM_SRC1
STM_ID
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...