TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-65
V1.1, 2011-05
ADC, V1.3
23.2.12
Sequential Source Registers
23.2.12.1 Queue Mode Registers
These registers contain the control and status bits of a sequential source. The index
describes the number of the arbitration slot where the request source is taking part in the
arbitration.
Note: Before SW modifies the queue content by QMRx.CLRV or QMRx.FLUSH, all HW
actions related to this queue have to be finished. Therefore, the arbitration slot has
to be disabled and SW has to wait for at least two arbitration rounds (to be sure
that this request source can no longer be an arbitration winner). Then, it has to
check
.CRSC and
.BUSY to be sure that a conversion
triggered by this request source is no longer running. Then SW can read QBURx
and Q0Rx and can start modification of the queue content.
QMR0
Queue 0 Mode Register
(080
H
)
Reset Value: 0000 0000
H
QMR2
Queue 2 Mode Register
(0A0
H
)
Reset Value: 0000 0000
H
QMR4
Queue 4 Mode Register
(0C0
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
CEV
FLU
SH
TR
EV
CLR
V
0
EN
TR
ENGT
r
w
w
w
w
r
rw
rw
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...