TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-81
V1.1, 2011-05
ADC, V1.3
23.2.14
Channel-Related Registers
23.2.14.1 Channel Control Registers
The channel control registers contain bits to select the targeted result register, to control
the limit check mechanism and to select an input class.
The channel control register 0 defines the settings for the input channel 0, etc.
CHCTRx (x = 0 - 15)
Channel x Control Register
(100
H
+ x * 4)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESR
SEL
ICL
SEL
REF
SEL
SYN
C
LCC
BNDB
SEL
BNDA
SEL
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
BNDASEL
[1:0]
rw
Boundary A Selection
This bit field defines which boundary will be taken as
boundary A for the limit checking.
00
B
The value given by LCBR0 is selected.
01
B
The value given by LCBR1 is selected.
10
B
The value given by LCBR2 is selected.
11
B
The value given by LCBR3 is selected.
BNDBSEL
[3:2]
rw
Boundary B Selection
This bit field defines which boundary will be taken as
boundary B for the limit checking.
00
B
The value given by LCBR0 is selected.
01
B
The value given by LCBR1 is selected.
10
B
The value given by LCBR2 is selected.
11
B
The value given by LCBR3 is selected.
LCC
[6:4]
rw
Limit Check Control
This bit field defines the behavior of the limit
checking mechanism. Please refer to the coding in
.
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...