TC1784
Micro Link Interface (MLI)
User´s Manual
22-89
V1.1, 2011-05
MLI, V2.0
TRS
[9:8]
rw
Transmitter Ready Selection
This bit field determines the module kernel input signal
TREADYx (x = A, B, C, D) that is used as MLI
transmitter input signal TREADY.
00
B
TREADYA is selected.
01
B
TREADYB is selected.
10
B
TREADYC is selected.
11
B
TREADYD is selected.
TRP
10
rw
Transmitter Ready Polarity
This bit determines the polarity of TREADYx.
0
B
Non-inverted polarity for TREADYx selected:
TREADYx is passive if 0. TREADYx is active if 1.
1
B
Inverted polarity for TREADYx selected:
TREADYx is passive if 1. TREADY is active if 0.
TRE
11
rw
Transmitter Ready Enable
This bit enables the MLI transmitter input signal
TREADY.
0
B
TREADY signal is disabled (always at 0 level).
1
B
TREADY signal is enabled and driven by
TREADYx according to the settings of TRS and
TRP.
TCE
12
rw
Transmitter Clock Enable
This bit enables the module kernel output signal TCLK.
0
B
TCLK is disabled and remains at passive level (as
selected by TCP).
1
B
TCLK is enabled and driven according to the
setting of TCP.
TCP
13
rw
Transmitter Clock Polarity
This bit determines the polarity of the module kernel
output clock signal TCLK.
0
B
Non-inverted polarity for TCLK selected:
TCLK is driving a 0 when it is passive.
1
B
Inverted polarity for TCLK selected:
TCLK is driving a 1 when it is passive.
Field
Bits
Type Description
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...