TC1784
System Control Unit (SCU)
User´s Manual
3-132
V1.1, 2011-05
32-bit SCU, V1.18
Note: The clearing of the ENDINIT bit takes some time. Accesses to Endinit-protected
registers after the clearing of the ENDINT bit must only be done when bit ENDINIT
is really cleared. As a solution, WDT_CON0 (the register with the ENDINIT bit)
should be read back once before Endinit-protected registers are accessed the first
time after bit ENDINIT has been cleared.
Table 3-15
TC1784 Registers Protected via the Endinit Feature
Register Name
Description
mod_CLC
All clock control registers of the individual peripheral
modules are Endinit-protected
mod_FDR
All clock fractional divider registers of the individual
peripheral modules are Endinit-protected
BTV, BIV, ISP
Trap and interrupt vector table pointer as well as the
interrupt stack pointer are Endinit-protected
MIECON
SMACON
COMPAT
CPU Control Registers
FLASH0_FCON
FLASH0_MARP
Flash configuration registers
WDT_CON1
The Watchdog Timer Control Register 1, which
controls the disabling and the input frequency of the
Watchdog Timer, is Endinit-protected. In addition, its
bits will only have an effect on the WDT when ENDINIT
is properly set to 1 again.
SCU_OSCCON
SCU_PLLCON0
SCU_PLLCON1
SCU_CCUCON0
SCU_PLLERAYSTAT
SCU_PLLERAYCON0
SCU_PLLERAYCON1
FDR
SCU_CCUCON1
All clock control registers are protected
SCU_RSTCNTCON
SCU_RSTCON
SCU_ARSTDIS
SCU_SWRSTCON
All reset control registers are protected
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...