TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-91
V1.1, 2011-05
DMA, V3.03
The Channel Interrupt Control Register controls the interrupts generation.
DMA_CHICR0x (x = 0-7)
DMA Channel 0x Interrupt Control Register
(088
H
+x*20
H
)
Reset Value: 0000 0000
H
DMA_CHICR1x (x = 0-7)
DMA Channel 1x Interrupt Control Register
(188
H
+x*20
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IRDV
INTP
WRPP
INTCT
WRP
DE
WRP
SE
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
WRPSE
0
rw
Wrap Source Enable
0
B
Wrap source buffer interrupt disabled
1
B
Wrap source buffer interrupt enabled
WRPDE
1
rw
Wrap Destination Enable
0
B
Wrap destination buffer interrupt disabled
1
B
Wrap destination buffer interrupt enabled
INTCT
[3:2]
rw
Interrupt Control
00
B
No interrupt will be generated on changing the
TCOUNT value. The bit INTSR.ICHmx is set when
TCOUNT equals IRDV.
01
B
No interrupt will be generated on changing the
TCOUNT value. The bit INTSR.ICHmx is set when
TCOUNT is decremented
10
B
An interrupt is generated and bit INTSR.ICHmx is
set each time TCOUNT equals IRDV
11
B
Interrupt is generated and bit INTSR.ICHmx is set
each time TCOUNT is decremented
Note: see
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...