TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-32
V1.1, 2011-05
DMA, V3.03
IRDV = 0000
B
, the match interrupt is generated at the end of a DMA transaction (after
the last DMA transfer).
The pattern detection interrupt is indicated when status flag INTSR.IPMmn is set. The
status flags IPMmn and ICHmn can be reset together by software when setting bit
INTCR.CICHmn (or CHRSTR.CHmn). The pattern detection interrupt of DMA channel
mn is enabled when bit CHICRmn.PATSEL is set to a value not equal to 00
B
. The
channel interrupt pointer CHICRmn.INTP defines which of the interrupt outputs SR[15:0]
will be activated on a pattern detection interrupt or the channel interrupt pointer
CHICRmn.INTP determines which of the interrupt outputs SR[15:0]
1)
will be activated on
a pattern detection or channel interrupt.
Figure 11-17 Channel Interrupts
(m = 0-1)
1) In the TC1784, SR[7:0] are connected to interrupt nodes. SR[8:15] are used for DMA channel
triggering/connections.
≥
1
MCA06165
INTP
CHICRmn
INTCR
ICHmn
INTSR
INTCT[0]
M
U
X
0
1
CHICRmn
INTCT[1]
CHICRmn
CICHmn
Set
CHmn_OUT
PATSEL
CHCRmn
IPMmn
INTSR
Set
Reset
Reset
CHRSTR
CHmn
Enabled if
PATSEL
≠
00
B
4
n = 0-7
CHSRmn.TCOUNT
Decremented
CHSRmn.TCOUNT
matches with
CHICRmn.IRDV
Pattern Detection
Interrupt mn
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...