TC1784
Micro Second Channel (MSC)
User´s Manual
18-66
V1.1, 2011-05
MSC, V1.40
Downstream Channel Baud Rate
As the clock signal FCL of the synchronous downstream channel is always half the
frequency of
f
MSC0
, the resulting downstream channel baud rate is defined by:
(18.5)
(18.6)
Upstream Channel Baud Rate
The baud rate of the asynchronous upstream channel is derived from the module clock
f
MSC0
by a programmable clock divider selected by bit field MSC0_USR.URR (see also
). The divide factor DF can be at minimum 4 and at
maximum 256.
(18.7)
(18.8)
are valid for normal divider
mode (MSC0.FDR.DM = 01
B
).
are valid for fractional divider mode (MSC0.FDR.DM = 10
B
).
Baud rate
MSC0
f
SYS
1
2
1024 - MSC0.FDR.STEP
(
)
×
---------------------------------------------------------------------------------
×
=
Baud rate
MSC0
f
SYS
MSC0.FDR.STEP
2 1024
×
------------------------------------------------
×
=
Baud rate
MSC0
f
SYS
1
DF
1024 - MSC0.FDR.STEP
(
)
×
--------------------------------------------------------------------------------------
×
=
Baud rate
MSC0
f
SYS
MSC0.FDR.STEP
DF 1024
×
------------------------------------------------
×
=
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...