TC1784
Table of Contents
User´s Manual
L-17
V1.1, 2011-05
Command Phase (CP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-26
Data Hold Phase (DH) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-27
Recovery Phase (RP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-27
Asynchronous Read/Write Accesses . . . . . . . . . . . . . . . . . . . . . . . . . . 12-30
Standard Asynchronous Access Phases . . . . . . . . . . . . . . . . . . . . . 12-31
Programmable Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-31
Control of ADV & Other Signal Delays During Asynchronous Accesses . . .
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-32
Accesses to Multiplexed Devices . . . . . . . . . . . . . . . . . . . . . . . . . . 12-35
Interfacing to Nand Flash Devices . . . . . . . . . . . . . . . . . . . . . . . . . . 12-36
NAND flash page mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-37
Dynamic Command Delay and Wait State Insertion . . . . . . . . . . . . 12-41
External Extension of the Command Phase by WAIT . . . . . . . . . 12-41
Clock Control Register, CLC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-48
Configuration Register, MODCON . . . . . . . . . . . . . . . . . . . . . . . . . . 12-49
External Boot Configuration Control Register, EXTBOOT . . . . . . . . 12-51
Address Select Register, ADDRSELx . . . . . . . . . . . . . . . . . . . . . . . 12-52
Bus Configuration Register, BUSRCONx . . . . . . . . . . . . . . . . . . . . 12-54
Bus Write Configuration Register, BUSWCONx . . . . . . . . . . . . . . . 12-57
Bus Read Access Parameter Register, BUSRAPx . . . . . . . . . . . . . 12-59
Bus Write Access Parameter Register, BUSWAPx . . . . . . . . . . . . . 12-62
Test/Control Configuration Register, USERCON . . . . . . . . . . . . . . 12-65
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-1
Service Request Nodes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-3
Service Request Control Registers . . . . . . . . . . . . . . . . . . . . . . . . . . 13-3
General Service Request Control Register Format . . . . . . . . . . . . 13-3
Request Set and Clear Bits (SETR, CLRR) . . . . . . . . . . . . . . . . . . 13-5
Enable Bit (SRE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-5
Service Request Flag (SRR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-5
Type-Of-Service Control (TOS) . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-6
Service Request Priority Number (SRPN) . . . . . . . . . . . . . . . . . . . 13-6
Interrupt Control Unit (ICU) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-8
ICU Interrupt Control Register (ICR) . . . . . . . . . . . . . . . . . . . . . . . 13-8
Operation of the Interrupt Control Unit (ICU) . . . . . . . . . . . . . . . . 13-10
PCP Interrupt Control Unit (PICU) . . . . . . . . . . . . . . . . . . . . . . . . . . 13-11
Controlling the Number of Arbitration Cycles . . . . . . . . . . . . . . . . . . 13-12
Controlling the Duration of Arbitration Cycles . . . . . . . . . . . . . . . . . 13-13
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...