TC1784
Micro Link Interface (MLI)
User´s Manual
22-81
V1.1, 2011-05
MLI, V2.0
22.4.1
General Module Registers
Fractional Divider Register
The fractional divider register allows to program the frequency
f
MLI
to generate the baud
rate of the of the 50% duty cycle transmitter shift clock TCLK.
1) The absolute register address is calculated as follows:
Module Base Address (
) + Offset Address (shown in this column)
FDR
Fractional Divider Register
(0C
H
)
Reset Value: 03FF 43FF
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DIS
CLK
EN
HW
SUS
REQ
SUS
ACK
0
RESULT
rwh
rw
rh
rh
r
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DM
SC
SM
0
STEP
rw
rw
rw
r
rw
Field
Bits
Type Description
STEP
[9:0]
rw
Step Value
In normal divider mode STEP contains the reload
value for RESULT.
In fractional divider mode this bit field defines the 10-
bit value that is added to the RESULT with each input
clock cycle.
SM
11
rw
Suspend Mode
SM selects between granted or immediate suspend
mode. This bit is only taken into account in devices
supporting suspend mode.
0
B
Granted suspend mode selected
1
B
Immediate suspend mode selected
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...