TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-101
V1.1, 2011-05
ADC, V1.3
DRC
[30:29]
rh
Data Reduction Counter
This bit field indicates how many conversion results
have still to be accumulated to generate the final
result for data reduction. The valid flag is
automatically set and a result event is generated
when this bit field becomes 0 (by decrementing or by
reload).
Bit field DRC is cleared by writing the related
.VFx = 1.
00
B
The final result is available in the result
register.
01
B
1 more conversion result has to be added to
obtain the final result in the result register.
10
B
2 more conversion results have to be added to
obtain the final result in the result register.
11
B
3 more conversion results have to be added to
obtain the final result in the result register.
VF
31
rh
Valid Flag
This bit indicates that bit field RESULT has been
updated with valid data since it has been read out. It
is another view of the corresponding bit in register
VFR.
0
B
The result register has not been updated.
1
B
The result register has been updated.
0
[19:14],
23, 28
r
Reserved
Read as 0; should be written with 0.
Field
Bits
Type Description
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...