TC1784
LMB External Bus Unit
User´s Manual
12-63
V1.1, 2011-05
EBUT13L-A, V1.16
WAITWRC
11:7
rw
Programmed Wait States for write accesses
Number of programmed wait states for write
accesses. For synchronous accesses, this will always
be adjusted so that the phase exits on a rising edge
of the external clock.
00000
B
1 wait state.
00001
B
1 wait states.
00010
B
2 wait state.
…
B
…
11110
B
30 wait states.
11111
B
31 wait states.
DATAC
15:12
rw
Data Hold Cycles for Write Accesses
This bit field determines the basic number of Data
Hold phase clock cycles during write accesses.
0000
B
No Recovery Phase clock cycles available.
0001
B
1 clock cycle selected.
…
B
…
1110
B
14 clock cycles selected.
1111
B
15 clock cycles selected.
EXTCLOCK
17:16
rw
Frequency of external clock at pin BFCLKO
BFCLKO is not implemented but this field can effect
the relative timing of some output signals. See
“Control of ADV & Other Signal Delays During
Asynchronous Accesses” on Page 12-32
.
EXTDATA
19:18
rw
Extended data
Reserved, write 11
B
.
CMDDELAY
23:20
rw
Command Delay Cycles
This bit field determines the basic number of
Command Delay phase clock cycles.
0000
B
0 clock cycle selected.
0001
B
1 clock cycle selected.
…
B
…
1110
B
14 clock cycles selected.
1111
B
15 clock cycles selected.
Field
Bits
Type Description
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...