TC1784
Fast Analog to Digital Converter (FADC)
User´s Manual
24-10
V1.1, 2011-05
FADC, V2.21
An edge detection unit determines which edge of the trigger source input signal (as
selected by CFGRx.TSEL) is generating a conversion request trigger signal. Rising,
falling or both edges can be selected for trigger signal generation.
The Conversion Request Flag CRSR.CRFx is cleared by hardware when the conversion
of channel x is started. Bit CRFx can be also set or cleared by software via bits in the
Flag Modification Register FMR. Writing a 1 to FMR.SCRF sets CRFx. Writing a 1 to
FMR.RCRF clears CRFx (independently of FMR.SCRF).
Table 24-2
Trigger Modes
CFGRx.TM
Trigger Mode
00
B
No trigger signal generated.
01
B
A conversion request trigger signal is generated on a rising edge of
trigger source input TSn (selected by CFGRx.TSEL).
10
B
A conversion request trigger signal is generated on a falling edge of
trigger source input TSn (selected by CFGRx.TSEL).
11
B
A conversion request trigger signal is generated on a rising or falling
edge of trigger source input TSn (selected by CFGRx.TSEL).
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...