![Infineon Technologies TC1784 Скачать руководство пользователя страница 142](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446142.webp)
TC1784
CPU Subsystem
User´s Manual
2-52
V1.1, 2011-05
CPU, V3.03
2.10
CPU Slave Interface (CPS) Registers
The CPU Slave Interface (CPS) of the TriCore CPU directly accesses the interrupt
service request registers in the CPU from the System Peripheral Bus. The CPS registers
are described in detail in the TriCore Architecture Manual.
Figure 10
CPS Registers
Note: The registers CPU_SBSRC and CPU_SRC[3:0] are not bit-addressable.
Table 7
CPS Registers
Short Name
Description
Offset
Address
Access Mode Reset
Read
Write
CPS_ID
CPS Module Identification
Register
FF08
H
U, SV,
32
U, SV,
32, NC
Class 3 Reset
0015 C0XX
H
CPU_SBSRC CPU Software Breakpoint
Service Request Control
Register
FFBC
H
U, SV,
32
SV, 32 Class 3 Reset
0000 0000
H
CPU_SRC3
CPU Service Request
Control 3 Register
FFF0
H
U, SV,
32
SV, 32 Class 3 Reset
0000 0000
H
CPU_SRC2
CPU Service Request
Control 2 Register
FFF4
H
U, SV,
32
SV, 32 Class 3 Reset
0000 0000
H
CPU_SRC1
CPU Service Request
Control 1 Register
FFF8
H
U, SV,
32
SV, 32 Class 3 Reset
0000 0000
H
CPU_SRC0
CPU Service Request
Control 0 Register
FFFC
H
U, SV,
32
SV, 32 Class 3 Reset
0000 0000
H
MCA06074
CPU_SBSRC
Software Breakpoint
Service Request
Control Register
CPU Service
Request Control
Registers
(n = 0-3)
CPU_SRCn
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...