TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-211
V1.1, 2011-05
GPTA
®
v5, V1.14
GTC Input Multiplexer Control Registers
Two registers, GIMCRL and GIMCRH, are assigned to each GTCG[3:0]. GIMCRL
controls the connections of cells 0 to 3 in a GTC Group. GIMCRH controls the
connections of cells 4 to 7 in a GTC Group.
Note: These registers are not directly accessible and can be written and read only via
the multiplexer register array FIFO (see
).
GPTA0_GIMCRLg (g = 0-3)
GPTA0 Input Multiplexer Control Register for Lower Half of GTC Group g
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
GIM
EN3
GIMG3
0
GIML3
GIM
EN2
GIMG2
0
GIML2
r
rw
r
rw
r
rw
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GIM
EN1
GIMG1
0
GIML1
GIM
EN0
GIMG0
0
GIML0
rw
rw
r
rw
rw
rw
r
rw
Field
Bits
Type Description
GIML0,
GIML1,
GIML2,
GIML3
[2:0],
[10:8],
[18:16],
[26:24]
rw
Multiplexer Line Selection
This bit field selects the input line of a GIMG that can be
selected by bit field GIMGn for GIMG output n.
000
B
GIMG input IN0 selected
001
B
GIMG input IN1 selected
010
B
GIMG input IN2 selected
011
B
GIMG input IN3 selected
100
B
GIMG input IN4 selected
101
B
GIMG input IN5 selected
110
B
GIMG input IN6 selected
111
B
GIMG input IN7 selected
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...