6
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Contents
11.2.11
Using ADC12 With the DMA Controller
....................................................................
11.3
DMA Registers
............................................................................................................
11.3.1
DMACTL0 Register
.............................................................................................
11.3.2
DMACTL1 Register
.............................................................................................
11.3.3
DMACTL2 Register
.............................................................................................
11.3.4
DMACTL3 Register
.............................................................................................
11.3.5
DMACTL4 Register
.............................................................................................
11.3.6
DMAxCTL Register
.............................................................................................
11.3.7
DMAxSA Register
..............................................................................................
11.3.8
DMAxDA Register
..............................................................................................
11.3.9
DMAxSZ Register
...............................................................................................
11.3.10
DMAIV Register
...............................................................................................
12
Digital I/O
.........................................................................................................................
12.1
Digital I/O Introduction
...................................................................................................
12.2
Digital I/O Operation
......................................................................................................
12.2.1
Input Registers (PxIN)
..........................................................................................
12.2.2
Output Registers (PxOUT)
....................................................................................
12.2.3
Direction Registers (PxDIR)
...................................................................................
12.2.4
Pullup or Pulldown Resistor Enable Registers (PxREN)
..................................................
12.2.5
Function Select Registers (PxSEL0, PxSEL1)
..............................................................
12.2.6
Port Interrupts
...................................................................................................
12.3
I/O Configuration
..........................................................................................................
12.3.1
Configuration After Reset
......................................................................................
12.3.2
Configuration of Unused Port Pins
...........................................................................
12.3.3
Configuration for LPMx.5 Low-Power Modes
...............................................................
12.4
Digital I/O Registers
......................................................................................................
12.4.1
PxIV Register
....................................................................................................
12.4.2
PxIN Register
...................................................................................................
12.4.3
PxOUT Register
................................................................................................
12.4.4
PxDIR Register
..................................................................................................
12.4.5
PxREN Register
................................................................................................
12.4.6
PxSEL0 Register
................................................................................................
12.4.7
PxSEL1 Register
................................................................................................
12.4.8
PxSELC Register
...............................................................................................
12.4.9
PxIES Register
..................................................................................................
12.4.10
PxIE Register
..................................................................................................
12.4.11
PxIFG Register
................................................................................................
13
Capacitive Touch I/O
.........................................................................................................
13.1
Capacitive Touch I/O Introduction
......................................................................................
13.2
Capacitive Touch I/O Operation
........................................................................................
13.3
CapTouch Registers
......................................................................................................
13.3.1
CAPTIOxCTL Register (offset = 0Eh) [reset = 0000h]
.....................................................
14
AES256 Accelerator
..........................................................................................................
14.1
AES Accelerator Introduction
............................................................................................
14.2
AES Accelerator Operation
..............................................................................................
14.2.1
Load the Key (128-Bit, 192-Bit, or 256-Bit Key Length)
...................................................
14.2.2
Load the Data (128-Bit State)
.................................................................................
14.2.3
Read the Data (128-Bit State)
................................................................................
14.2.4
Trigger an Encryption or Decryption
.........................................................................
14.2.5
Encryption
.......................................................................................................
14.2.6
Decryption
.......................................................................................................
14.2.7
Decryption Key Generation
....................................................................................