Digital I/O Registers
391
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Digital I/O
12.4.8 PxSELC Register
Port x Complement Selection
Figure 12-8. PxSELC Register
7
6
5
4
3
2
1
0
PxSELC
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 12-11. PxSELC Register Description
Bit
Field
Type
Reset
Description
7-0
PxSELC
RW
0h
Port selection complement.
Each bit that is set in PxSELC complements the corresponding respective bit of
both the PxSEL1 and PxSEL0 registers; that is, for each bit set in PxSELC, the
corresponding bits in both PxSEL1 and PxSEL0 are both changed at the same
time. Always reads as 0.
12.4.9 PxIES Register
Port x Interrupt Edge Select Register
Figure 12-9. PxIES Register
7
6
5
4
3
2
1
0
PxIES
rw
rw
rw
rw
rw
rw
rw
rw
Table 12-12. PxIES Register Description
Bit
Field
Type
Reset
Description
7-0
PxIES
RW
Undefined
Port x interrupt edge select
0b = PxIFG flag is set with a low-to-high transition
1b = PxIFG flag is set with a high-to-low transition
12.4.10 PxIE Register
Port x Interrupt Enable Register
Figure 12-10. PxIE Register
7
6
5
4
3
2
1
0
PxIE
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 12-13. PxIE Register Description
Bit
Field
Type
Reset
Description
7-0
PxIE
RW
0h
Port x interrupt enable
0b = Corresponding port interrupt disabled
1b = Corresponding port interrupt enabled