8
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Contents
19.4.3
USS Power State After Completion of Measurements
....................................................
19.4.4
UUPSCTL.USSPWRUP Bit and UUPSCTL.USS_BUSY Bit
.............................................
19.5
Interrupts
...................................................................................................................
19.6
Debug Mode
...............................................................................................................
19.7
UUPS Registers
...........................................................................................................
19.7.1
UUPSIIDX Register (Offset = 0h) [reset = 0h]
..............................................................
19.7.2
UUPSMIS Register (Offset = 2h) [reset = 0h]
...............................................................
19.7.3
UUPSRIS Register (Offset = 4h) [reset = 0h]
...............................................................
19.7.4
UUPSIMSC Register (Offset = 6h) [reset = 0h]
.............................................................
19.7.5
UUPSICR Register (Offset = 8h) [reset = 0h]
...............................................................
19.7.6
UUPSISR Register (Offset = Ah) [reset = 0h]
...............................................................
19.7.7
UUPSDESCLO Register (Offset = Ch) [reset = 110h]
.....................................................
19.7.8
UUPSDESCHI Register (Offset = Eh) [reset = BA10h]
....................................................
19.7.9
UUPSCTL Register (Offset = 10h) [reset = 800h]
..........................................................
20
High-Speed PLL (HSPLL)
...................................................................................................
20.1
Introduction
................................................................................................................
20.2
OSC Control Register (HSPLLUSSXTCTL)
...........................................................................
20.2.1
OSCEN Bit
.......................................................................................................
20.2.2
OSCTYPE Bit
...................................................................................................
20.2.3
OSCSTATE Bit
.................................................................................................
20.2.4
XTOUTOFF Bit
..................................................................................................
20.3
PLL Control (CTL) Register
.............................................................................................
20.3.1
PLLM[5:0] Bits
...................................................................................................
20.3.2
PLLINFREQ Bit
................................................................................................
20.3.3
PLL_LOCK Bit
..................................................................................................
20.3.4
USSXT Control Register
.......................................................................................
20.4
Start-up Sequence of the USSXT Oscillator
..........................................................................
20.4.1
USSXT Start-up Behavior
.....................................................................................
20.5
Interrupts
...................................................................................................................
20.6
HSPLL Registers
..........................................................................................................
20.6.1
HSPLLIIDX Register (Offset = 0h) [reset = 0h]
.............................................................
20.6.2
HSPLLMIS Register (Offset = 2h) [reset = 0h]
.............................................................
20.6.3
HSPLLRIS Register (Offset = 4h) [reset = 0h]
..............................................................
20.6.4
HSPLLIMSC Register (Offset = 6h) [reset = 0h]
............................................................
20.6.5
HSPLLICR Register (Offset = 8h) [reset = 0h]
..............................................................
20.6.6
HSPLLISR Register (Offset = Ah) [reset = 0h]
.............................................................
20.6.7
HSPLLDESCLO Register (Offset = Ch) [reset = 110h]
....................................................
20.6.8
HSPLLDESCHI Register (Offset = Eh) [reset = BD10h]
...................................................
20.6.9
HSPLLCTL Register (Offset = 10h) [reset = 4000h]
.......................................................
20.6.10
HSPLLUSSXTLCTL Register (Offset = 12h) [reset = 100h]
.............................................
21
Sequencer for Acquisition, Programmable Pulse Generator, and Physical Interface (SAPH,
SAPH_A)
..........................................................................................................................
21.1
Introduction
................................................................................................................
21.2
Programmable Pulse Generator (PPG or PPG_A) Block
...........................................................
21.2.1
Pulse Generation
...............................................................................................
21.2.2
Single Tone Generation
........................................................................................
21.2.3
Dual Tone Generation
..........................................................................................
21.2.4
Trill Tone Generation
...........................................................................................
21.2.5
Multi Tone Generation
.........................................................................................
21.2.6
Excitation Pulse Frequency on PPG or PPG_A
............................................................
21.2.7
Extra Excitation Pulse Frequency on PPG_A
...............................................................
21.2.8
Test Tone Generation
..........................................................................................
21.3
Physical Interface (PHY) Block
.........................................................................................