RAMCTL Registers
335
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
RAM Controller (RAMCTL)
10.3.1 CTL0 Register (Offset = 0h) [reset = 6900h]
CTL0 is shown in
and described in
.
Return to
RAM Controller Control 0
Figure 10-2. CTL0 Register
15
14
13
12
11
10
9
8
KEY
R/W-69h
7
6
5
4
3
2
1
0
RS3OFF
RS2OFF
RS1OFFx
RS0OFF
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 10-2. CTL0 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
KEY
R/W
69h
RAM controller key. Always reads as 69h. Must be written as 5Ah;
any other
write is is ignored.
5Ah (W) = 0x5A
7-6
RS3OFF
R/W
0h
RAM controller RAM sector 3 off.
0h (R/W) = Contents of this RAM sector are retained in LPM3 and
LPM4.
1h (R/W) = Turns off this RAM sector in LPM3 and LPM4, re-
activates it on wake-up.
All data of this RAM sector is lost after wakeup from LPM3 and
LPM4. See the
device-specific data sheet to find the number of available sectors,
the address
range, and the size of each RAM sector.
2h (R/W) = Turns off this RAM sector entering LPM3 and LPM4, the
RAM sector
remains off after wake-up. All data of this RAM sector is lost. See the
devicespecific
data sheet to find the number of available sectors, the address
range,
and the size of each RAM sector.
5-4
RS2OFF
R/W
0h
RAM controller RAM sector 2 off.
0h (R/W) = Contents of this RAM sector are retained in LPM3 and
LPM4.
1h (R/W) = Turns off this RAM sector in LPM3 and LPM4, re-
activates it on wake-up.
All data of this RAM sector is lost after wakeup from LPM3 and
LPM4. See the
device-specific data sheet to find the number of available sectors,
the address
range, and the size of each RAM sector.
2h (R/W) = Turns off this RAM sector entering LPM3 and LPM4, the
RAM sector
remains off after wake-up. All data of this RAM sector is lost. See the
devicespecific
data sheet to find the number of available sectors, the address
range,
and the size of each RAM sector.